Datenblatt-Suchmaschine für elektronische Bauteile |
|
AD1870AR Datenblatt(PDF) 11 Page - Analog Devices |
|
AD1870AR Datenblatt(HTML) 11 Page - Analog Devices |
11 / 20 page AD1870 REV. A –11– Figure 5 shows a circuit for obtaining a 3 dB improvement in dynamic range by using both channels of a single AD1870 with a mono input. A stereo implementation would require using two AD1870s and using the recommended input structure shown in Figure 2. Note that a single microprocessor would likely be able to handle the averaging requirements for both left and right channels. AD1870 RECOMMENDED INPUT BUFFER SINGLE CHANNEL INPUT DIGITAL AVERAGER AD1870 VINR VINL SINGLE CHANNEL OUTPUT Figure 5. Increasing Dynamic Range By Using Two AD1870 Channels DIGITAL INTERFACE Modes of Operation The AD1870’s flexible serial output port produces data in two’s-complement, MSB-first format. The input and output signals are TTL logic-level compatible. Time multiplexed serial data is output on SOUT (Pin 26), left channel then right chan- nel, as determined by the left/right clock signal L RCK (Pin 1). Note that there is no method for forcing the right channel to precede the left channel. The port is configured by pin selections. The AD1870 can operate in either Master or Slave Mode, with the data in right-justified, I 2S compatible, word clock controlled, or left-justified positions. The various mode options are pin programmed with the S/ M (Slave/ Master) Pin (7), the Right/Left Justify Pin (21), and the MSBDLY Pin (22). The function of these pins is summarized below. S/ M RLJUST MSBDLY WCLK BCLK L RCK Serial Port Operation Mode 1 1 1 Output Input Input Slave Mode. WCLK frames the data. The MSB is output on the 17th BCLK cycle. Provides right-justified data in slave mode with a 64 × f S BCLK frequency. See Figure 7. 1 1 0 Input Input Input Slave Mode. The MSB is output in the BCLK cycle after WCLK is detected HI. WCLK is sampled on the BCLK active edge, with the MSB valid on the next BCLK active edge. Tying WCLK HI results in I 2S-justified data. See Figure 8. 1 0 1 Output Input Input Slave Mode. Data left-justified with WCLK framing the data. WCLK rises immediately after an L RCK transition. The MSB is valid on the first BCLK active edge. See Figure 9. 1 0 0 Output Input Input Slave Mode. Data I 2S-justified with WCLK framing the data. WCLK rises in the second BCLK cycle after an L RCK transi- tion. The MSB is valid on the second BCLK active edge. See Figure 10. 0 1 1 Output Output Output Master Mode. Data right-justified. WCLK frames the data, going HI in the 17th BCLK cycle. BCLK frequency = 64 × f S. See Figure 11. 0 1 0 Output Output Output Master Mode. Data right-justified + 1. WCLK is pulsed in the 17th BCLK cycle, staying HI for only 1 BCLK cycle. BCLK frequency = 64 × f S. See Figure 12. 0 0 1 Output Output Output Master Mode. Data left-justified. WCLK frames the data. BCLK frequency = 64 × f S. See Figure 13. 0 0 0 Output Output Output Master Mode. Data I 2S-justified. WCLK frames the data. BCLK frequency = 64 × f S. See Figure 14. |
Ähnliche Teilenummer - AD1870AR |
|
Ähnliche Beschreibung - AD1870AR |
|
|
Link URL |
Privatsphäre und Datenschutz |
ALLDATASHEETDE.COM |
War ALLDATASHEET hilfreich? [ DONATE ] |
Über Alldatasheet | Werbung | Kontakt | Privatsphäre und Datenschutz | Linktausch | Hersteller All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |