Datenblatt-Suchmaschine für elektronische Bauteile |
|
ST16C2552 Datenblatt(PDF) 3 Page - Exar Corporation |
|
ST16C2552 Datenblatt(HTML) 3 Page - Exar Corporation |
3 / 36 page ST16C2552 3 REV. 4.2.1 2.97V TO 5.5V DUAL UART WITH 16-BYTE FIFO PIN DESCRIPTIONS Pin Description NAME 44-PLCC PIN # TYPE DESCRIPTION DATA BUS INTERFACE A2 A1 A0 15 14 10 I Address data lines [2:0]. These 3 address lines select one of the internal registers in UART channel A/B during a data bus transaction. D7 D6 D5 D4 D3 D2 D1 D0 9 8 7 6 5 4 3 2 I/O Data bus lines [7:0] (bidirectional). IOR# 24 I Input/Output Read Strobe (active low). The falling edge instigates an internal read cycle and retrieves the data byte from an internal register pointed to by the address lines [A2:A0]. The data byte is placed on the data bus to allow the host processor to read it on the rising edge. IOW# 20 I Input/Output Write Strobe (active low). The falling edge instigates an internal write cycle and the rising edge transfers the data byte on the data bus to an internal regis- ter pointed by the address lines. CS# 18 I UART chip select (active low). This function selects channel A or B in accordance with the logical state of the CHSEL pin. This allows data to be transferred between the user CPU and the 2552. CHSEL 16 I Channel Select - UART channel A or B is selected by the logical state of this pin when the CS# pin is a logic 0. A logic 0 on the CHSEL selects the UART channel B while a logic 1 selects UART channel A. Normally, CHSEL could just be an address line from the user CPU such as A3. Bit-0 of the Alternate Function Register (AFR) can tempo- rarily override CHSEL function, allowing the user to write to both channel register simultaneously with one write cycle when CS# is low. It is especially useful during the initialization routine. INTA 34 O UART channel A Interrupt output (active high). A logic high indicates channel A is requesting for service. For more details, see Figures 16- 21. INTB 17 O UART channel B Interrupt output (active high). A logic high indicates channel B is requesting for service. For more details, see Figures 16- 21. TXRDYA# 1 O UART channel A Transmitter Ready (active low). The output provides the TX FIFO/THR status for transmit channel A. If it is not used, leave it unconnected. TXRDYB# 32 O UART channel B Transmitter Ready (active low). The output provides the TX FIFO/ THR status for transmit channel B. If it is not used, leave it unconnected. MODEM OR SERIAL I/O INTERFACE |
Ähnliche Teilenummer - ST16C2552_06 |
|
Ähnliche Beschreibung - ST16C2552_06 |
|
|
Link URL |
Privatsphäre und Datenschutz |
ALLDATASHEETDE.COM |
War ALLDATASHEET hilfreich? [ DONATE ] |
Über Alldatasheet | Werbung | Kontakt | Privatsphäre und Datenschutz | Linktausch | Hersteller All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |