Datenblatt-Suchmaschine für elektronische Bauteile |
|
AK5554VN Datenblatt(PDF) 31 Page - Asahi Kasei Microsystems |
|
AK5554VN Datenblatt(HTML) 31 Page - Asahi Kasei Microsystems |
31 / 68 page [AK5554] 015099864-E-00 2016/03 - 31 - 12. Functional Descriptions ■ Digital Core Power Supply The digital core of the AK5554 is operates off of a 1.8 V power supply. Normally, this voltage is generated by the internal LDO from TVDD (3.3 V) for digital interface. The internal LDO will be powered up by setting the LDOE pin = “H”. Set the LDOE pin to “L” and supply a 1.8 V power to the VDD18 pin externally when a 1.8 V is used as TVDD. ■ Output Mode The AK5554 is able to output either PCM or DSD data. The DP pin or DP bit select the output mode. Set the PW2 pin = PW1 pin = PW0 pin = “L” or RSTN bit = “0” or PW4-1 bits = “0H” to reset all channels when changing the PCM/DSD mode. The AK5554 outputs data from the SDTO1-2 pins by BICK and LRCK in PCM mode. DSD data are output from the DSDOL1-2 pins and DSDOR1-2 pins by DCLK in DSD mode. DP pin DP bit Interface L 0 PCM H 1 DSD Table 1. PCM/DSD Mode Control ■ Master Mode and Slave Mode The AK5554 requires a master clock (MCLK), an audio serial data clock (BICK) and an output channel clock (LRCK) in PCM mode. In this case, the LRCK frequency will be the sampling frequency. Both master and slave modes are available in PCM mode. In master mode, the AK5554 internally generates BICK and LRCK clocks from MCLK inputs and outputs them from the BICK pin and the LRCK pin. MCLK must be synchronized with BICK and LRCK but the phase is not important. The MSN pin controls master/slave mode. The AK5554 is in master mode when the MSN pin = “H” and in slave mode when the MSN pin = “L”. The AK5554 requires a master clock (MCLK) in DSD mode. Slave mode is not available in DSD mode, only master mode is supported. ■ System Clock [1] PCM Mode The external system clocks, which are required to operate the AK5554, are MCLK, BICK and LRCK in PCM mode. MCLK frequency is determined based on LRCK frequency, according to the operation mode. Table 2, Table 3 and Table 4 show MCLK frequencies correspond to the normal audio rate. Set the frequency ratio between Sampling frequency and MCLK by the CKS3-0 pins (Table 5). All channels must be reset when changing the clock mode or audio interface format by the CKS2-0 pins (bits), TDM1-0 pins (bits), DIF1-0 pins (bits) and the MSN pin. In parallel control mode, all channels will be reset by the PDN pin = “L” or PW2-0 pins = “LLL”. In serial control mode, all channels will be reset by RSTN bit = “0” or PW4-1 bits = “0H”. A stable clock must be supplied after releasing the reset. The AK5554 integrates a phase detection circuit for LRCK. If the internal timing becomes out of synchronization in slave mode, the AK5554 is reset automatically and the phase is resynchronized. The following sequence must be executed when synchronizing multiple AK5554 ’s. Stop all AK5554’s in reset status by setting the PDN pin = “L” → “H” after stopping the system clock. Make pin or register settings while all channels are in reset status. After that, input the same system clock to all AK5554 ’s. |
Ähnliche Teilenummer - AK5554VN_16 |
|
Ähnliche Beschreibung - AK5554VN_16 |
|
|
Link URL |
Privatsphäre und Datenschutz |
ALLDATASHEETDE.COM |
War ALLDATASHEET hilfreich? [ DONATE ] |
Über Alldatasheet | Werbung | Kontakt | Privatsphäre und Datenschutz | Linktausch | Hersteller All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |