Datenblatt-Suchmaschine für elektronische Bauteile |
|
TC58DVM72F1FT00 Datenblatt(PDF) 6 Page - Toshiba Semiconductor |
|
TC58DVM72F1FT00 Datenblatt(HTML) 6 Page - Toshiba Semiconductor |
6 / 34 page TC58DVM72A1FT00/ TC58DVM72F1FT00 TC58DAM72A1FT00/ TC58DAM72F1FT00 2003-01-24 6/34 Note: (1) CE High to Ready time depends on the pull-up resistor tied to the BY / RY pin. (Refer to Application Note (9) toward the end of this document.) (2) Sequential Read is terminated when tCEH is greater than or equal to 100 ns. If the RE to CE delay is less than 30 ns, BY / RY signal stays Ready. PROGRAMMING AND ERASING CHARACTERISTICS (Ta =0° to 70°C, VCC 2.7 V to 3.6 V) SYMBOL PARAMETER MIN TYP. MAX UNIT NOTES tPROG Programming Time 200 1000 s N Number of Programming Cycles on Same Page 3 (1) tBERASE Block Erasing Time 2 10 ms (1): Refer to Application Note (12) toward the end of this document. : 0 to 30 ns Busy signal is not output. A CE RE tCEH 100 ns * 525 Busy BY / RY *: VIH or VIL A 526 527 |
Ähnliche Teilenummer - TC58DVM72F1FT00 |
|
Ähnliche Beschreibung - TC58DVM72F1FT00 |
|
|
Link URL |
Privatsphäre und Datenschutz |
ALLDATASHEETDE.COM |
War ALLDATASHEET hilfreich? [ DONATE ] |
Über Alldatasheet | Werbung | Kontakt | Privatsphäre und Datenschutz | Linktausch | Hersteller All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |