Datenblatt-Suchmaschine für elektronische Bauteile
  German  ▼
ALLDATASHEETDE.COM

X  

ADF4193BCPZ Datenblatt(PDF) 11 Page - Analog Devices

Teilenummer ADF4193BCPZ
Bauteilbeschribung  Low Phase Noise, Fast Settling PLL Frequency Synthesizer
Download  28 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Hersteller  AD [Analog Devices]
Direct Link  http://www.analog.com
Logo AD - Analog Devices

ADF4193BCPZ Datenblatt(HTML) 11 Page - Analog Devices

Back Button ADF4193BCPZ Datasheet HTML 7Page - Analog Devices ADF4193BCPZ Datasheet HTML 8Page - Analog Devices ADF4193BCPZ Datasheet HTML 9Page - Analog Devices ADF4193BCPZ Datasheet HTML 10Page - Analog Devices ADF4193BCPZ Datasheet HTML 11Page - Analog Devices ADF4193BCPZ Datasheet HTML 12Page - Analog Devices ADF4193BCPZ Datasheet HTML 13Page - Analog Devices ADF4193BCPZ Datasheet HTML 14Page - Analog Devices ADF4193BCPZ Datasheet HTML 15Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 28 page
background image
ADF4193
Rev. B | Page 11 of 28
THEORY OF OPERATION
The ADF4193 is targeted at GSM base station requirements,
specifically to eliminate the need for ping-pong solutions. It
works based on fast lock, using a wide loop bandwidth during a
frequency change and narrowing the loop bandwidth once
frequency lock is achieved. Widening the loop bandwidth is
achieved by increasing the charge pump current. Switches are
included to change the loop filter component values to maintain
stability with the changing charge pump current. The narrow
loop bandwidth ensures that phase noise and spur specifications
are met. A differential charge pump and loop filter topology are
used to ensure that the fast lock time benefit from widening the
loop bandwidth is maintained when the loop is restored to
narrow bandwidth mode for normal operation.
REFERENCE INPUT SECTION
The reference input stage is shown in Figure 20. Switches S1 and
S2 are normally closed, and S3 is normally open. During power-
down, S3 is closed, and S1 and S2 are opened to ensure that
there is no loading of the REFIN pin. The falling edge of REFIN is
the active edge at the positive edge triggered PFD.
BUFFER
TO R COUNTER
REFIN
100k
Ω
NC
S2
S3
NO
NC
S1
POWER-DOWN
CONTROL
Figure 20. Reference Input Stage
R Counter and Doubler
The 4-bit R counter allows the input reference frequency to be
divided down to produce the reference clock to the phase
frequency detector (PFD). A toggle flip-flop can be optionally
inserted after the R counter to give a further divide-by-2. Using
this option has the additional advantage of ensuring that the
PFD reference clock has a 50/50 mark-space ratio. This ratio
gives the maximum separation between the fast lock timer
clock, which is generated off the falling edge of the PFD
reference, and the rising edge, which is the active edge in the
PFD. It is recommended that this toggle flip-flop be enabled for
all even R divide values greater than 2. It must be enabled if
dividing down a REFIN frequency that is greater than 120 MHz.
An optional doubler before the 4-bit R counter can be used for
low REFIN frequencies, up to 20 MHz. With these programmable
options, reference division ratios from 0.5 to 30 between REFIN
and the PFD are possible.
RF INPUT STAGE
The RF input stage is shown in Figure 21. It is followed by a
2-stage limiting amplifier to generate the CML clock levels
needed for the prescaler. Two prescaler options are selectable: a
4/5 and an 8/9. The 8/9 prescaler is selected for N divider values
greater than 80.
BIAS
GENERATOR
1.6V
AGND
AVDD
500
Ω
500
Ω
RFIN–
RFIN+
Figure 21. RF Input Stage
RF N Divider
The RF N divider allows a fractional division ratio in the PLL
feedback path. The integer and fractional parts of the division
are programmed using separate registers, as shown in Figure 22
and described in the INT, FRAC, and MOD Relationship
section. Integer division ratios from 26 to 255 are allowed and a
third-order, Σ-Δ modulator interpolates the fractional value
between the integer steps.
THIRD-ORDER
FRACTIONAL
INTERPOLATOR
FRAC
VALUE
MOD
REG
INT
REG
RF N DIVIDER
N = INT + FRAC/MOD
FROM RF
INPUT STAGE
TO PFD
N COUNTER
Figure 22. Fractional-N Divider
INT, FRAC, and MOD Relationship
The INT, FRAC, and MOD values, programmed through the
serial interface, make it possible to generate RF output frequencies
that are spaced by fractions of the PFD reference frequency.
The N divider value, shown inside the brackets of the following
equation for the RF VCO frequency (RFOUT), is made up of an
integer part (INT) and a fractional part (FRAC/MOD):
RFOUT = FPFD × [INT + (FRAC/MOD)]
where:
RFOUT is the output frequency of the external VCO.
FPFD is the PFD reference frequency.


Ähnliche Teilenummer - ADF4193BCPZ

HerstellerTeilenummerDatenblattBauteilbeschribung
logo
Analog Devices
ADF4193 AD-ADF4193_15 Datasheet
922Kb / 32P
   Low Phase Noise, Fast Settling PLL Frequency Synthesizer
Rev. F
More results

Ähnliche Beschreibung - ADF4193BCPZ

HerstellerTeilenummerDatenblattBauteilbeschribung
logo
Analog Devices
ADF4193 AD-ADF4193_15 Datasheet
922Kb / 32P
   Low Phase Noise, Fast Settling PLL Frequency Synthesizer
Rev. F
ADF4196 AD-ADF4196_15 Datasheet
665Kb / 28P
   Low Phase Noise, Fast Settling, 6 GHz PLL Frequency Synthesizer
ADF4196 AD-ADF4196 Datasheet
599Kb / 28P
   Low Phase Noise, Fast Settling, 6 GHz
REV. B
logo
SYNERGY MICROWAVE CORPO...
FSFS315555-500 SYNERGY-FSFS315555-500 Datasheet
405Kb / 2P
   FAST SETTLING SYNTHESIZER
logo
Peregrine Semiconductor
PE33241 PSEMI-PE33241 Datasheet
466Kb / 13P
   UltraCMOS Integer-N PLL Frequency Synthesizer for Low Phase Noise Applications
logo
BOWEI Integrated Circui...
MPS3500BL-100M BOWEI-MPS3500BL-100M Datasheet
115Kb / 1P
   Low phase noise fixed frequency synthesizer
logo
NXP Semiconductors
TSA6060 PHILIPS-TSA6060 Datasheet
236Kb / 16P
   Fast radio tuning PLL frequency synthesizer
1995 Nov 23
logo
Toshiba Semiconductor
TB31206FN TOSHIBA-TB31206FN Datasheet
602Kb / 15P
   PLL FREQUENCY SYNTHESIZER
logo
Analog Devices
ADF4107 AD-ADF4107_15 Datasheet
470Kb / 20P
   PLL Frequency Synthesizer
REV. D
ADF4108 AD-ADF4108 Datasheet
445Kb / 20P
   PLL Frequency Synthesizer
REV. 0
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28


Datenblatt Download

Go To PDF Page


Link URL




Privatsphäre und Datenschutz
ALLDATASHEETDE.COM
War ALLDATASHEET hilfreich?  [ DONATE ] 

Über Alldatasheet   |   Werbung   |   Kontakt   |   Privatsphäre und Datenschutz   |   Linktausch   |   Hersteller
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com