Datenblatt-Suchmaschine für elektronische Bauteile
Selected language     German  ▼
Bauteilbezeichnung
         Beschreibung


ST24C04M5TR Datenblatt(Datasheet) 4 Page - STMicroelectronics

Teile-Nr. ST24C04M5TR
Beschreibung  4 Kbit Serial I2C Bus EEPROM with User-Defined Block Write Protection
Download  16 Pages
Scroll/Zoom Zoom In 100% Zoom Out
Hersteller  STMICROELECTRONICS [STMicroelectronics]
Homepage  http://www.st.com
Logo 

 
 4 page
background image
AI01100
VCC
CBUS
SDA
RL
MASTER
RL
SCL
CBUS
100
200
300
400
0
4
8
12
16
20
CBUS (pF)
VCC = 5V
Figure 3. Maximum RL Value versus Bus Capacitance (CBUS) for an I2C Bus
The devices with this Write Control feature no
longer support the Multibyte Write mode of opera-
tion, however all other write modes are fully sup-
ported.
Refer to the AN404 Application Note for more de-
tailed information about Write Control feature.
DEVICE OPERATION
I2C Bus Background
The ST24/25x04 support the I2C protocol. This
protocol defines any device that sends data onto
the bus as a transmitter and any device that reads
the data as a receiver. The device that controls the
data transfer is known as the master and the other
as the slave. The master will always initiate a data
transfer and will provide the serial clock for syn-
chronisation. The ST24/25x04 are always slave
devices in all communications.
Start Condition. START is identified by a high to
low transition of the SDA line while the clock SCL
is stable in the high state. A START condition must
precede any command for data transfer. Except
during a programming cycle, the ST24/25x04 con-
tinuously monitor the SDA and SCL signals for a
START condition and will not respond unless one
is given.
Stop Condition. STOP is identified by a low to high
transition of the SDA line while the clock SCL is
stable in the high state. A STOP condition termi-
nates communication between the ST24/25x04
and the bus master. A STOP condition at the end
of a Read command, after and only after a No
Acknowledge, forces the standby state. A STOP
condition at the end of a Write command triggers
the internal EEPROM write cycle.
Acknowledge Bit (ACK). An acknowledge signal
is used to indicate a successfull data transfer. The
bus transmitter, either master or slave, will release
the SDA bus after sending 8 bits of data. During the
9th clock pulse period the receiver pulls the SDA
bus low to acknowledge the receipt of the 8 bits of
data.
Data Input. During data input the ST24/25x04
sample the SDA bus signal on the rising edge of
the clock SCL. Note that for correct device opera-
tion the SDA signal must be stable during the clock
low to high transition and the data must change
ONLY when the SCL line is low.
Memory Addressing. To start communication be-
tween the bus master and the slave ST24/25x04,
the master must initiate a START condition. Follow-
ing this, the master sends onto the SDA bus line 8
bits (MSB first) corresponding to the device select
code (7 bits) and a READ or WRITE bit.
SIGNAL DESCRIPTIONS (cont’d)
4/16
ST24/25C04, ST24/25W04




Html Pages

1  2  3  4  5  6  7  8  9  10  11  12  13  14  15  16 


Datasheet Download



verwandte Bauteile- Teilenummer

TeilenummerBauteilebeschreibungHtml ViewHersteller
ST24C088 Kbit Serial I2C Bus EEPROM with User-Defined Block Write Protection 1 2 3 4 5 MoreSTMicroelectronics
ST24C1616 Kbit Serial I2C Bus EEPROM with User-Defined Block Write Protection 1 2 3 4 5 MoreSTMicroelectronics
M34D6464 Kbit Serial I2C Bus EEPROM With Hardware Write Control on Top Quarter of Memory 1 2 3 4 5 MoreSTMicroelectronics
M34S3232K Serial I2C Bus EEPROM With User-Defined Read-Only Block and 32-Byte OTP Page 1 2 3 4 5 MoreSTMicroelectronics
CAT24FC6564K-Bit I2C Serial CMOS EEPROM with Partial Array Write Protection 1 2 3 4 5 MoreCatalyst Semiconductor
FM24C256256 KBit 2-Wire Bus Interface Serial EEPROM with Write Protect 1 2 3 4 5 MoreFairchild Semiconductor
CAT24C032-Kb I2C CMOS Serial EEPROM with Partial Array Write Protection 1 2 3 4 5 MoreCatalyst Semiconductor
M34F044Kbit Serial I2C Bus EEPROM With Hardware Write Control on Top Half of Memory 1 2 3 4 5 MoreSTMicroelectronics
SLX24C164P16 Kbit 2048 x 8 bit Serial CMOS EEPROMs I2C Synchronous 2-Wire Bus Page Protection Mode 1 2 3 4 5 MoreSiemens Semiconductor Group
NM34W022K-Bit Standard 2-Wire Bus Interface Serial EEPROM with Full Array Write Protect 1 2 3 4 5 MoreFairchild Semiconductor

Link URL

War ALLDATASHEET hilfreich?  [ Spenden ]  

Über ALLDATASHEET   |   Werbung   |   Kontakt   |   Privatsphäre und Datenschutz   |   Lesezeichen hinzufügen   |   Linktausch   |   Hersteller
All Rights Reserved© Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  , Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp  |   Russian : Alldatasheetru.com
Korean : Alldatasheet.co.kr   |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com  |   Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl