Datenblatt-Suchmaschine für elektronische Bauteile
  German  ▼
ALLDATASHEETDE.COM

X  

AD7870A Datenblatt(PDF) 8 Page - Analog Devices

Teilenummer AD7870A
Bauteilbeschribung  LC MOS Complete, 12-Bit, 100 kHz , Sampling ADC
Download  12 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Hersteller  AD [Analog Devices]
Direct Link  http://www.analog.com
Logo AD - Analog Devices

AD7870A Datenblatt(HTML) 8 Page - Analog Devices

Back Button AD7870A_15 Datasheet HTML 4Page - Analog Devices AD7870A_15 Datasheet HTML 5Page - Analog Devices AD7870A_15 Datasheet HTML 6Page - Analog Devices AD7870A_15 Datasheet HTML 7Page - Analog Devices AD7870A_15 Datasheet HTML 8Page - Analog Devices AD7870A_15 Datasheet HTML 9Page - Analog Devices AD7870A_15 Datasheet HTML 10Page - Analog Devices AD7870A_15 Datasheet HTML 11Page - Analog Devices AD7870A_15 Datasheet HTML 12Page - Analog Devices  
Zoom Inzoom in Zoom Outzoom out
 8 / 12 page
background image
AD7870A
–8–
REV. 0
Parallel Output Format
The two parallel formats available on the AD7870A are a 12-bit
wide data word and a two-byte data word. In the first, all 12 bits
of data are available at the same time on DB11 (MSB) through
DB0 (LSB). In the second, two reads are required to access the
data. When this data format is selected, the DB11/HBEN pin
assumes the HBEN function. HBEN selects which byte of data
is to be read from the AD7870A. When HBEN is low, the lower
eight bits of data are placed on the data bus during a read op-
eration; with HBEN high, the upper four bits of the 12-bit word
are placed on the data bus. These four bits are right justified
and thereby occupy the lower nibble of data while the upper
nibble contains four zeros.
Serial Output Format
Serial data is available on the AD7870A when the 12/
8/CLK
input is at 0 V or –5 V and in this case the DB10/
SSTRB,
DB9/SCLK and DB8/SDATA pins assume their serial func-
tions. Serial data is available during conversion with a word
length of 16 bits; four leading zeros, followed by the 12-bit con-
version result starting with the MSB. The data is synchronized
to the serial clock output (SCLK) and framed by the serial
strobe (
SSTRB). Data is clocked out on a low to high transition
of the serial clock and is valid on the falling edge of this clock
while the
SSTRB output is low. SSTRB goes low within three
clock cycles after
CONVST, and the first serial data bit (the first
leading zero) is valid on the first falling edge of SCLK after
SSTRB goes low. All three serial lines are open-drain outputs
and require external pull-up resistors.
The serial clock out is derived from the ADC clock source,
which may be internal or external. Normally, SCLK is required
during the serial transmission only. In these cases, it can be shut
down at the end of conversion to allow multiple ADCs to share
a common serial bus. However, some serial systems (e.g.,
TMS32020) require a serial clock that runs continuously. Both
options are available on the AD7870A using the 12/8/CLK in-
put. With this input at –5 V, the serial clock (SCLK) runs con-
tinuously; when 12/
8/CLK is at 0 V, SCLK is turned off at the
end of transmission.
MODE 1 INTERFACE
Conversion is initiated by a low going pulse on the
CONVST
input. The falling edge of this
CONVST pulse starts conversion
and drives the track/hold amplifier into its hold mode.
INT is
normally high and goes low at the end of conversion. This
INT
line can be used to interrupt the microprocessor. A read opera-
tion to the AD7870A accesses the data and the
INT line is reset
high on the falling edge of
CS and RD. Trying to exercise CS
and RD during a conversion can cause errors to the conversion
in progress. In applications where precise sampling is not criti-
cal, the CONVST pulse can be generated from a microproces-
sor
WR line OR-gated with a decoded address.
Figure 9 shows the timing diagram for a 12-bit parallel data out-
put format (12/
8/CLK = +5 V). A read to the AD7870A at the
end of conversion accesses all 12 bits of data at the same time.
CS and RD control the output three-state drivers. If CS and RD
are high, the databus is three-state. If
CS and RD are hardwired
low, data from the previous conversion will remain on the databus.
This data will be updated approximately tCONVERT after the fall-
ing edge of
CONVST. With CS and RD hardwired low, the
INT line will remain low. Serial data is not available for this
data output format.
Figure 9. Mode 1 Timing Diagram, 12-Bit Parallel Read


Ähnliche Teilenummer - AD7870A_15

HerstellerTeilenummerDatenblattBauteilbeschribung
logo
Analog Devices
AD7870AJN AD-AD7870AJN Datasheet
250Kb / 12P
   LC2MOS Complete, 12-Bit, 100 kHz , Sampling ADC
REV. 0
AD7870AQ AD-AD7870AQ Datasheet
331Kb / 20P
   LC2MOS Complete, 12-Bit, 100 kHz, Sampling ADCs
REV. B
AD7870AQ AD-AD7870AQ Datasheet
621Kb / 28P
   LC2MOS Complete, 12-Bit, 100 kHz, Sampling ADCs
REV. C
More results

Ähnliche Beschreibung - AD7870A_15

HerstellerTeilenummerDatenblattBauteilbeschribung
logo
Analog Devices
AD7876 AD-AD7876_15 Datasheet
621Kb / 28P
   LC MOS Complete, 12-Bit, 100 kHz, Sampling ADCs
REV. C
AD7870 AD-AD7870_15 Datasheet
621Kb / 28P
   LC MOS Complete, 12-Bit, 100 kHz, Sampling ADCs
REV. C
AD7875 AD-AD7875_15 Datasheet
621Kb / 28P
   LC MOS Complete, 12-Bit, 100 kHz, Sampling ADCs
REV. C
AD7870A AD-AD7870A Datasheet
250Kb / 12P
   LC2MOS Complete, 12-Bit, 100 kHz , Sampling ADC
REV. 0
AD7886 AD-AD7886_15 Datasheet
403Kb / 16P
   LC MOS 12-Bit, 750 kHz/1 MHz, Sampling ADC
REV. B
AD7878 AD-AD7878 Datasheet
417Kb / 16P
   LC2MOS Complete 12-Bit 100 kHz Sampling ADC with DSP Interface
REV. A
AD7878 AD-AD7878_17 Datasheet
450Kb / 17P
   LC2MOS Complete 12-Bit 100 kHz Sampling ADC with DSP Interface
AD7875KNZ AD-AD7875KNZ Datasheet
621Kb / 28P
   LC2MOS Complete, 12-Bit, 100 kHz, Sampling ADCs
REV. C
AD7870 AD-AD7870 Datasheet
331Kb / 20P
   LC2MOS Complete, 12-Bit, 100 kHz, Sampling ADCs
REV. B
AD7572AJNZ10 AD-AD7572AJNZ10 Datasheet
819Kb / 12P
   LC MOS Complete, High Speed 12-Bit ADC
REV. A
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12


Datenblatt Download

Go To PDF Page


Link URL




Privatsphäre und Datenschutz
ALLDATASHEETDE.COM
War ALLDATASHEET hilfreich?  [ DONATE ] 

Über Alldatasheet   |   Werbung   |   Kontakt   |   Privatsphäre und Datenschutz   |   Linktausch   |   Hersteller
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com